Pins associated with connections on the board for communication interfaces (UART/I2C/SPI/...)
|
|
#define | CYBSP_DEBUG_UART_RX (P13_0) |
| | Pin: UART RX.
|
| |
|
#define | CYBSP_DEBUG_UART_TX (P13_1) |
| | Pin: UART TX.
|
| |
|
#define | CYBSP_I2C_SCL (P15_2) |
| | Pin: I2C SCL.
|
| |
|
#define | CYBSP_I2C_SDA (P15_1) |
| | Pin: I2C SDA.
|
| |
|
#define | CYBSP_SWDIO P23_6 |
| | Pin: SWDIO.
|
| |
|
#define | CYBSP_SWDCK P23_5 |
| | Pin: SWDCK.
|
| |
|
#define | CYBSP_SPI_MOSI (P10_1) |
| | Pin: SPI MOSI.
|
| |
|
#define | CYBSP_SPI_MISO (P10_0) |
| | Pin: SPI MISO.
|
| |
|
#define | CYBSP_SPI_CLK (P10_2) |
| | Pin: SPI CLK.
|
| |
|
#define | CYBSP_SPI_CS (P10_3) |
| | Pin: SPI CS.
|
| |
|
#define | CYBSP_SWO P23_4 |
| | Pin: SWO.
|
| |
|
#define | CYBSP_QSPI_SS (P6_5) |
| | Pin: QUAD SPI SS.
|
| |
|
#define | CYBSP_QSPI_D3 (P7_4) |
| | Pin: QUAD SPI D3.
|
| |
|
#define | CYBSP_QSPI_D2 (P7_3) |
| | Pin: QUAD SPI D2.
|
| |
|
#define | CYBSP_QSPI_D1 (P7_2) |
| | Pin: QUAD SPI D1.
|
| |
|
#define | CYBSP_QSPI_D0 (P7_1) |
| | Pin: QUAD SPI D0.
|
| |
|
#define | CYBSP_QSPI_SCK (P6_3) |
| | Pin: QUAD SPI SCK.
|
| |
|
#define | CYBSP_WIFI_SDIO_D0 (P25_0) |
| | Pin: WIFI SDIO D0.
|
| |
|
#define | CYBSP_WIFI_SDIO_D1 (P25_1) |
| | Pin: WIFI SDIO D1.
|
| |
|
#define | CYBSP_WIFI_SDIO_D2 (P25_2) |
| | Pin: WIFI SDIO D2.
|
| |
|
#define | CYBSP_WIFI_SDIO_D3 (P25_3) |
| | Pin: WIFI SDIO D3.
|
| |
|
#define | CYBSP_WIFI_SDIO_CMD (P24_3) |
| | Pin: WIFI SDIO CMD.
|
| |
|
#define | CYBSP_WIFI_SDIO_CLK (P24_2) |
| | Pin: WIFI SDIO CLK.
|
| |
|
#define | CYBSP_WIFI_WL_REG_ON (P25_6) |
| | Pin: WIFI ON.
|
| |
|
#define | CYBSP_WIFI_HOST_WAKE (P25_4) |
| | Pin: WIFI Host Wakeup.
|
| |
|
#define | CYBSP_WIFI_HOST_WAKE_GPIO_DM (CYHAL_GPIO_DRIVE_ANALOG) |
| | WiFi host-wake GPIO drive mode.
|
| |
|
#define | CYBSP_WIFI_HOST_WAKE_IRQ_EVENT (CYHAL_GPIO_IRQ_RISE) |
| | WiFi host-wake IRQ event.
|
| |
|
#define | CYBSP_BT_UART_RX (P32_0) |
| | Pin: BT UART RX.
|
| |
|
#define | CYBSP_BT_UART_TX (P32_1) |
| | Pin: BT UART TX.
|
| |
|
#define | CYBSP_BT_UART_RTS (P32_2) |
| | Pin: BT UART RTS.
|
| |
|
#define | CYBSP_BT_UART_CTS (P32_3) |
| | Pin: BT UART CTS.
|
| |
|
#define | CYBSP_BT_POWER (P32_6) |
| | Pin: BT Power.
|
| |
|
#define | CYBSP_BT_HOST_WAKE (P32_4) |
| | Pin: BT Host Wakeup.
|
| |
|
#define | CYBSP_BT_HOST_WAKE_GPIO_DM (CYHAL_GPIO_DRIVE_NONE) |
| | BT host-wake GPIO drive mode.
|
| |
|
#define | CYBSP_BT_HOST_WAKE_IRQ_EVENT (CYHAL_GPIO_IRQ_FALL) |
| | BT host wake IRQ event.
|
| |
|
#define | CYBSP_BT_DEVICE_WAKE (P32_5) |
| | Pin: BT Device Wakeup.
|
| |
|
#define | CYBSP_BT_DEVICE_WAKE_GPIO_DM (CYHAL_GPIO_DRIVE_STRONG) |
| | BT device wakeup GPIO drive mode.
|
| |
|
#define | CYBSP_BT_DEVICE_WAKE_POLARITY (0u) |
| | BT device wakeup polarity.
|
| |
|
#define | CYBSP_DEBUG_UART_RTS (P13_2) |
| | Pin: UART RX.
|
| |
|
#define | CYBSP_DEBUG_UART_CTS (P13_3) |
| | Pin: UART TX.
|
| |